# Dual RF PLL Frequency Synthesizers 

## ADF4216/ADF4217/ADF4218

## FEATURES

ADF4216: $550 \mathrm{MHz} / 1.2 \mathrm{GHz}$
ADF4217: $550 \mathrm{MHz} / 2.0 \mathrm{GHz}$
ADF4218: $550 \mathrm{MHz} / 2.5 \mathrm{GHz}$
2.7 V to 5.5 V Power Supply

Selectable Charge Pump Currents
Selectable Dual Modulus Prescaler
IF: 8/9 or 16/17
RF: 32/33 or 64/65
3-Wire Serial Interface
Power-Down Mode

## APPLICATIONS

Wireless Handsets (GSM, PCS, DCS, CDMA, WCDMA)
Base Stations for Wireless Radio (GSM, PCS, DCS, CDMA, WCDMA)
Wireless LANS
Communications Test Equipment
CATV Equipment

## GENERAL DESCRIPTION

The ADF4216/ADF4217/ADF4218 are dual frequency synthesizers that can be used to implement local oscillators (LOs) in the upconversion and downconversion sections of wireless receivers and transmitters. They can provide the LO for both the RF and IF sections. They consist of a low-noise digital PFD (Phase Frequency Detector), a precision charge pump, a programmable reference divider, programmable A and B counters, and a dual-modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ). The A ( 6 -bit) and B (11-bit) counters, in conjunction with the dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), implement an N divider $(\mathrm{N}=\mathrm{BP}+\mathrm{A})$. In addition, the 14 -bit reference counter ( R Counter), allows selectable REFIN frequencies at the PFD input. A complete PLL (PhaseLocked Loop) can be implemented if the synthesizers are used with an external loop filter and VCOs (Voltage Controlled Oscillators).

Control of all the on-chip registers is via a simple 3-wire interface. The devices operate with a power supply ranging from 2.7 V to 5.5 V and can be powered down when not in use.

FUNCTIONAL BLOCK DIAGRAM


REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703

$V_{D D} 1, V_{D D} 2 \leq V_{P} 1, V_{P} 2 \leq 6.0 \mathrm{~V} ; \mathrm{AGND}_{\mathrm{RF}}=D G N D_{\text {RF }}=A G N D_{I F}=D G N D_{I F}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted.)

| Parameter | B Version | B Chips ${ }^{2}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| RF/IF CHARACTERISTICS (3 V) <br> RF Input Frequency ( $\mathrm{RF}_{\text {IN }}$ ) <br> ADF4216 <br> ADF4217 <br> ADF4218 <br> IF Input Frequency ( $\mathrm{IF}_{\text {IN }}$ ) <br> RF Input Sensitivity IF Input Sensitivity Maximum Allowable Prescaler Output Frequency ${ }^{3}$ | $\begin{aligned} & 0.2 / 1.2 \\ & 0.2 / 2.0 \\ & 0.5 / 2.5 \\ & 45 / 550 \\ & -15 /+4 \\ & -10 /+4 \end{aligned}$ <br> 165 | $\begin{aligned} & 0.2 / 1.2 \\ & 0.2 / 2.0 \\ & 0.5 / 2.5 \\ & 45 / 550 \\ & -15 /+4 \\ & -10 /+4 \end{aligned}$ | $\mathrm{GHz} \min /$ max $\mathrm{GHz} \min /$ max $\mathrm{GHz} \min /$ max $\mathrm{MHz} \min /$ max $\mathrm{dBm} \min /$ max $\mathrm{dBm} \min / \max$ <br> MHz max | See Figure 3 for Input Circuit. <br> For lower frequency operation (below the minimum stated) use a square wave source. |
| RF/IF CHARACTERISTICS (5 V) <br> RF Input Frequency ( $\mathrm{RF}_{\text {IN }}$ ) <br> ADF4216 <br> ADF4217 <br> ADF4218 <br> IF Input Frequency ( $\mathrm{IF}_{\text {IN }}$ ) <br> RF Input Sensitivity <br> IF Input Sensitivity <br> Maximum Allowable <br> Prescaler Output Frequency ${ }^{3}$ | $\begin{aligned} & 0.2 / 1.2 \\ & 0.2 / 2.0 \\ & 0.5 / 2.5 \\ & 25 / 550 \\ & -15 /+4 \\ & -10 /+4 \\ & \\ & 200 \end{aligned}$ | $\begin{aligned} & 0.2 / 1.2 \\ & 0.2 / 2.0 \\ & 0.5 / 2.5 \\ & 25 / 550 \\ & -15 /+4 \\ & -10 /+4 \\ & \\ & 200 \end{aligned}$ | $\mathrm{GHz} \min /$ max GHz min/max GHz min/max $\mathrm{MHz} \min /$ max $\mathrm{dBm} \min / \max$ $\mathrm{dBm} \min / \max$ <br> MHz max | See Figure 3 for Input Circuit. <br> For lower frequency operation (below the minimum stated) use a square wave source. |
| REFIN CHARACTERISTICS <br> REFIN Input Frequency REFIN Input Sensitivity ${ }^{4}$ <br> REFIN Input Capacitance REFIN Input Current | $\begin{aligned} & 5 / 40 \\ & 0.5 \\ & \\ & 10 \\ & \pm 100 \end{aligned}$ | $\begin{aligned} & 5 / 40 \\ & 0.5 \\ & \\ & 10 \\ & \pm 100 \end{aligned}$ | $\mathrm{MHz} \min /$ max <br> V p-p min <br> pF max <br> $\mu \mathrm{A}$ max | For $\mathrm{f}<5 \mathrm{MHz}$, use dc-coupled square wave ( 0 to $\mathrm{V}_{\mathrm{DD}}$ ). <br> AC-Coupled. When DC-Coupled: <br> 0 to $\mathrm{V}_{\mathrm{DD}} \max$ (CMOS-Compatible) |
| PHASE DETECTOR <br> Phase Detector Frequency ${ }^{5}$ | 40 | 40 | MHz max |  |
| CHARGE PUMP <br> $\mathrm{I}_{\mathrm{CP}}$ Sink/Source <br> High Value <br> Low Value <br> Absolute Accuracy <br> $\mathrm{I}_{\mathrm{CP}}$ Three-State Leakage Current Sink and Source Current Matching <br> $\mathrm{I}_{\mathrm{CP}}$ vs. $\mathrm{V}_{\mathrm{CP}}$ <br> $\mathrm{I}_{\mathrm{CP}}$ vs. Temperature | $\begin{aligned} & 4.5 \\ & 1.125 \\ & 1 \\ & 1 \\ & 1 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 1.125 \\ & 1 \\ & 1 \\ & 1 \\ & 10 \\ & 10 \end{aligned}$ | mA typ <br> mA typ <br> \% typ <br> nA typ <br> \% typ <br> \% max <br> \% typ | $\begin{aligned} & 0.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CP}} \leq \mathrm{V}_{\mathrm{P}}-0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CP}}=\mathrm{V}_{\mathrm{P}} / 2 \end{aligned}$ |
| LOGIC INPUTS <br> $\mathrm{V}_{\text {INH }}$, Input High Voltage $\mathrm{V}_{\text {INL }}$, Input Low Voltage $\mathrm{I}_{\mathrm{INH}} / \mathrm{I}_{\mathrm{INL}}$, Input Current $\mathrm{C}_{\text {IN }}$, Input Capacitance Oscillator Input Current | $\begin{aligned} & 0.8 \times \mathrm{V}_{\mathrm{DD}} \\ & 0.2 \times \mathrm{V}_{\mathrm{DD}} \\ & \pm 1 \\ & 10 \\ & \pm 100 \end{aligned}$ | $\begin{aligned} & 0.8 \times \mathrm{V}_{\mathrm{DD}} \\ & 0.2 \times \mathrm{V}_{\mathrm{DD}} \\ & \pm 1 \\ & 10 \\ & \pm 100 \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max <br> $\mu \mathrm{A}$ max |  |
| LOGIC OUTPUTS <br> $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage <br> $V_{\text {OL }}$, Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-0.4 \\ & 0.4 \end{aligned}$ | V min <br> V max | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=500 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { POWER SUPPLIES } \\ & \mathrm{V}_{\mathrm{DD}} 1 \\ & \mathrm{~V}_{\mathrm{DD}} 2 \\ & \mathrm{~V}_{\mathrm{P}} \end{aligned}$ | 2.7/5.5 <br> $\mathrm{V}_{\mathrm{DD}} 1$ <br> $\mathrm{V}_{\mathrm{DD}} 1 / 6.0$ | $\begin{aligned} & 2.7 / 5.5 \\ & \mathrm{~V}_{\mathrm{DD}} 1 \\ & \mathrm{~V}_{\mathrm{DD}} 1 / 6.0 \end{aligned}$ | $\mathrm{V} \min / \mathrm{V} \max$ <br> $\mathrm{V} \min / \mathrm{V} \max$ | $\mathrm{AV}_{\mathrm{DD}} \leq \mathrm{V}_{\mathrm{P}} \leq 6.0 \mathrm{~V}$ |


| Parameter | B Version | B Chips ${ }^{2}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES (Continued) |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{RF}+\mathrm{IF})^{6}$ |  |  |  | See TPC 22 and TPC 23 |
| ADF4216 | 18 | 9 | mA max | 9.0 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4217 | 21 | 12 | mA max | 12 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4218 | 25 | 14 | mA max | 14 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{DD}}$ (RF Only) |  |  |  |  |
| ADF4216 | 10 | 5 | mA max | 5.0 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4217 | 14 | 7 | mA max | 7.0 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4218 | 18 | 9 | mA max | 9.0 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{DD}}$ (IF Only) |  |  |  |  |
| ADF4216 | 9 | 4.5 | mA max | 4.5 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4217 | 9 | 4.5 | mA max | 4.5 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| ADF4218 | 9 | 4.5 | mA max | 4.5 mA typical at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{P}}\left(\mathrm{I}_{\mathrm{P}} 1+\mathrm{I}_{\mathrm{P}} 2\right)$ | 0.6 | 0.6 | mA max | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
| Low-Power Sleep Mode | 5 | 5 | $\mu \mathrm{A}$ max | $0.5 \mu \mathrm{~A}$ typical |
| NOISE CHARACTERISTICS |  |  |  |  |
| Phase Noise Floor ${ }^{7}$ | -171 | -171 | dBc/Hz typ | @ 25 kHz PFD Frequency |
|  | -164 | -164 | dBc/Hz typ | (a) 200 kHz PFD Frequency |
| Phase Noise Performance ${ }^{8}$ |  |  |  | @ VCO Output |
| ADF4216, ADF4217, ADF4218 (IF) ${ }^{9}$ | -91 | -91 | $\mathrm{dBc} / \mathrm{Hz}$ typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| ADF4216 (RF): 900 MHz Output ${ }^{10}$ | -87 | -87 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| ADF4217 (RF): 900 MHz Output ${ }^{10}$ | -88 | -88 | dBc/Hz typ | ( 1 kHz Offset and 200 kHz PFD Frequency |
| ADF4218 (RF): 900 MHz Output ${ }^{10}$ | -90 | -90 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| ADF4216 (RF): 836 MHz Output ${ }^{11}$ | -78 | -78 | dBc/Hz typ | (a) 300 Hz Offset and 30 kHz PFD Frequency |
| ADF4217 (RF): 1750 MHz Output ${ }^{12}$ | -85 | -85 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| ADF4217 (RF): 1750 MHz Output ${ }^{13}$ | -66 | -66 | dBc/Hz typ | @ 200 Hz Offset and 10 kHz PFD Frequency |
| ADF4218 (RF): 1960 MHz Output ${ }^{14}$ | -84 | -84 | dBc/Hz typ | @ 1 kHz Offset and 200 kHz PFD Frequency |
| Spurious Signals |  |  |  |  |
| ADF4216 ADF4217, ADF4218 (IF) ${ }^{9}$ | -97/-106 | -97/-106 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| ADF4216 (RF): 900 MHz Output ${ }^{10}$ | -98/-106 | -98/-106 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| ADF4217 (RF): 900 MHz Output ${ }^{10}$ | -91/-100 | -91/-100 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| ADF4218 (RF): 900 MHz Output ${ }^{10}$ | -80/-84 | -80/-84 | dB typ | ( ${ }^{\text {a }} 200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| ADF4216 (RF): 836 MHz Output ${ }^{11}$ | -80/-84 | -80/-84 | dB typ | @ $30 \mathrm{kHz} / 60 \mathrm{kHz}$ and 30 kHz PFD Frequency |
| ADF4217 (RF): 1750 MHz Output ${ }^{12}$ | -88/-90 | -88/-90 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |
| ADF4217 (RF): 1750 MHz Output ${ }^{13}$ | -65/-73 | -65/-73 | dB typ | @ $10 \mathrm{kHz} / 20 \mathrm{kHz}$ and 10 kHz PFD Frequency |
| ADF4218 (RF): 1960 MHz Output ${ }^{14}$ | -80/-84 | -80/-84 | dB typ | @ $200 \mathrm{kHz} / 400 \mathrm{kHz}$ and 200 kHz PFD Frequency |

[^0]
## ADF4216/ADF4217/ADF4218

TIMING CHARACTERISTICS ${ }^{\left(V_{D D} 1\right.} 1=\mathrm{V}_{D D} 2=3 \mathrm{~V} \pm 10 \%, 5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2=\mathrm{V}_{D D}, 5 \mathrm{~V} \pm 10 \%$; AGND $=\mathrm{DGND}=0 \mathrm{~V}$;
TIMING CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {Max }}$ unless otherwise noted.)

| Parameter | Limit at <br> $\mathbf{T}_{\text {MIN }}$ to $\mathbf{T}_{\text {MAX }}$ <br> (B Version) | Unit |  |
| :--- | :--- | :--- | :--- |
| $\mathrm{t}_{1}$ | 10 | Test Conditions/Comments |  |
| $\mathrm{t}_{2}$ | 10 | ns min | DATA to CLOCK Setup Time |
| $\mathrm{t}_{3}$ | 25 | ns min | DATA to CLOCK Hold Time |
| $\mathrm{t}_{4}$ | 25 | ns min | CLOCK High Duration |
| $\mathrm{t}_{5}$ | 10 | ns min | CLOCK Low Duration |
| $\mathrm{t}_{6}$ | 20 | ns min | CLOCK to LE Setup Time |

## NOTES

Guaranteed by design but not production tested.
Specification subject to change without notice.


Figure 1. Timing Diagram

| ABSOLUTE MAXIMUM RATINGS ${ }^{1,2}$ <br> ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted) |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}} 1$ to $\mathrm{GND}^{3}$ | 3 V to +7 V |
| $\mathrm{V}_{\mathrm{DD}} 1$ to $\mathrm{V}_{\mathrm{DD}} 2$ | -0.3 V to +0.3 V |
| $\mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2$ to GND | -0.3 V to +7 V |
| $\mathrm{V}_{\mathrm{P}} 1, \mathrm{~V}_{\mathrm{P}} 2$ to $\mathrm{V}_{\mathrm{DD}} 1$ | -0.3 V to +5.5 V |
| Digital I/O Voltage to GND | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Analog I/O Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{P}}+0.3 \mathrm{~V}$ |
| $\mathrm{REF}_{\text {IN }}, \mathrm{RF}_{\text {IN }} \mathrm{A}, \mathrm{RF}_{\text {IN }} \mathrm{B}$, |  |
| $\mathrm{IF}_{\text {IN }} \mathrm{A}, \mathrm{IF}_{\text {IN }} \mathrm{B}$ to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range |  |
| Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| TSSOP $\theta_{\mathrm{JA}}$ Thermal Impedance | $150.4^{\circ} \mathrm{C} / \mathrm{W}$ |

Lead Temperature, Soldering
$\quad$ Vapor Phase ( 60 sec ) . . . . . . . . . . . . . . . . . . . . . . . $215^{\circ} \mathrm{C}$
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $220^{\circ} \mathrm{C}$

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ This device is a high-performance RF integrated circuit with an ESD rating of $<2 \mathrm{kV}$ and it is ESD sensitive. Proper precautions should be taken for handling and assembly.
${ }^{3}$ GND $=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}$.

## TRANSISTOR COUNT

11749 (CMOS) and 522 (Bipolar).

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option* |
| :--- | :--- | :--- | :--- |
| ADF4216BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 |
| ADF4217BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 |
| ADF4218BRU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-20 |

*Contact the factory for chip availability.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADF4216/ADF4217/ADF4218 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper
 ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\mathrm{DD}} 1$ | Positive Power Supply for the RF Section. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. $\mathrm{V}_{\mathrm{DD}} 1$ should have a value of between 2.7 V and $5.5 \mathrm{~V} . \mathrm{V}_{\mathrm{DD}} 1$ must have the same potential as $\mathrm{V}_{\mathrm{DD}} 2$. |
| 2 | $\mathrm{V}_{\mathrm{P}} 1$ | Power Supply for the RF Charge Pump. This should be greater than or equal to $\mathrm{V}_{\mathrm{DD}}$. |
| 3 | $\mathrm{CP}_{\mathrm{RF}}$ | Output from the RF Charge Pump. When enabled this provides $\pm \mathrm{I}_{\mathrm{CP}}$ to the external loop filter, which in turn drives the external VCO. |
| 4 | $\mathrm{DGND}_{\text {RF }}$ | Ground Pin for the RF Digital Circuitry. |
| 5 | $\mathrm{RF}_{\text {IN }} \mathrm{A}$ | Input to the RF Prescaler. This low-level input signal is normally ac-coupled to the external VCO. |
| 6 | $\mathrm{RF}_{\text {IN }} \mathrm{B}$ | Complementary Input to the RF Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor, typically 100 pF . |
| 7 | $\mathrm{AGND}_{\text {RF }}$ | Ground Pin for the RF Analog Circuitry. |
| 8 | $\mathrm{REF}_{\text {IN }}$ | Reference Input. This is a CMOS input with a nominal threshold of $\mathrm{V}_{\mathrm{DD}} / 2$ and an equivalent input resistance of $100 \mathrm{k} \Omega$. This input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled. |
| 9 | $\mathrm{DGND}_{\text {IF }}$ | Ground Pin for the IF Digital (Interface and Control Circuitry). |
| 10 | MUXOUT | This multiplexer output allows either the IF/RF lock detect, the scaled RF, or the scaled Reference Frequency to be accessed externally. See Table V. |
| 11 | CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 22 -bit shift register on the CLK rising edge. This input is a high impedance CMOS input. |
| 12 | DATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high impedance CMOS input. |
| 13 | LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits. |
| 14 | $\mathrm{AGND}_{\text {IF }}$ | Ground Pin for the IF Analog Circuitry. |
| 15 | $\mathrm{IF}_{\mathrm{IN}} \mathrm{B}$ | Complementary Input to the IF Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor, typically 100 pF . |
| 16 | $\mathrm{IF}_{\text {IN }} \mathrm{A}$ | Input to the IF Prescaler. This low-level input signal is normally ac-coupled to the external VCO. |
| 17 | $\mathrm{DGND}_{\text {IF }}$ | Ground Pin for the IF Digital, Interface, and Control Circuitry. |
| 18 | $\mathrm{CP}_{\mathrm{IF}}$ | Output from the IF Charge Pump. When enabled this provides $\pm \mathrm{I}_{\mathrm{CP}}$ to the external loop filter, which in turn drives the external VCO. |
| 19 | $\mathrm{V}_{\mathrm{P}} 2$ | Power Supply for the IF Charge Pump. This should be greater than or equal to $\mathrm{V}_{\mathrm{DD}}$. |
| 20 | $\mathrm{V}_{\mathrm{DD}} 2$ | Positive Power Supply for the IF, Interface, and Oscillator Sections. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. $\mathrm{V}_{\mathrm{DD}} 2$ should have a value of between 2.7 V and 5.5 V . $\mathrm{V}_{\mathrm{DD}} 2$ must have the same potential as $\mathrm{V}_{\mathrm{DD}} 1$. |

## PIN CONFIGURATION



## ADF4216/ADF4217/ADF4218-Typical Performance Characteristics

| FREQ-UNIT PARAM-TYPE DATA-FORMAT KEYWORD IMPEDANCE - OHMS <br> GHz $\mathbf{S}$ MA |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FREQ | MAGS11 | ANGS11 | FREQ | MAGS11 | ANGS11 |
| 0.0 | 0.957111193 | -3.130429321 | 1.35 | 0.816886959 | -51.80711782 |
| 0.15 | 0.963546793 | -6.686426265 | 1.45 | 0.825983016 | -56.20373378 |
| 0.25 | 0.953621785 | -11.19913586 | 1.55 | 0.791737125 | -61.21554647 |
| 0.35 | 0.953757706 | -15.35637483 | 1.65 | 0.770543186 | -61.88187496 |
| 0.45 | 0.929831379 | -20.3793432 | 1.75 | 0.793897072 | -65.39516615 |
| 0.55 | 0.908459709 | -22.69144845 | 1.85 | 0.745765233 | -69.24884474 |
| 0.65 | 0.897303634 | -27.07001443 | 1.95 | 0.7517547 | -71.21608147 |
| 0.75 | 0.876862863 | -31.32240763 | 2.05 | 0.745594889 | -75.93169947 |
| 0.85 | 0.849338092 | -33.68058163 | 2.15 | 0.713387801 | -78.8391674 |
| 0.95 | 0.858403269 | -38.57674885 | 2.25 | 0.711578577 | -81.71934806 |
| 1.05 | 0.841888714 | -41.48606772 | 2.35 | 0.698487131 | -85.49067481 |
| 1.15 | 0.840354983 | -45.97597958 | 2.45 | 0.669871818 | -88.41958754 |
| 1.25 | 0.822165839 | -49.19163116 | 2.55 | 0.668353367 | -91.70921678 |

TPC 1. S-Parameter Data for the AD4218 RF Input (Up to 2.5 GHz )


TPC 2. Input Sensitivity for the ADF4218 (RF)


TPC 3. ADF4218 RF Phase Noise ( $900 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 4. ADF4218 RF Reference Spurs ( $900 \mathrm{MHz}, 200 \mathrm{kHz}$, 20 kHz )


TPC 5. ADF4218 RF Integrated Phase Noise (900 MHz, $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 6. ADF4218 RF Integrated Phase Noise ( 900 MHz , $200 \mathrm{kHz}, 35 \mathrm{kHz}$ )


TPC 7. ADF4218 RF Reference Spurs ( $900 \mathrm{MHz}, 200 \mathrm{kHz}$, 35 kHz )


TPC 8. ADF4218 RF Phase Noise ( $1750 \mathrm{MHz}, 30 \mathrm{kHz}, 3 \mathrm{kHz}$ )


TPC 9. ADF4218 RF Integrated Phase Noise (1750 MHz, $30 \mathrm{kHz}, 3 \mathrm{kHz})$


TPC 10. ADF4218 RF Reference Spurs (1750 MHz, $30 \mathrm{kHz}, 3 \mathrm{kHz}$ )


TPC 11. ADF4218 RF Phase Noise vs. PFD Frequency


TPC 12. ADF4218 RF Phase Noise vs. Temperature (900 MHz, 200 kHz, 20 kHz)


TPC 13. ADF4218 RF Reference Spurs vs. Temperature ( $900 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 14. ADF4218 RF Reference Spurs vs. VTUNE $(900 \mathrm{MHz}$, $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 15. ADF4218 IF Phase Noise ( $540 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 16. ADF4218 IF Integrated Phase Noise ( 540 MHz , $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 17. ADF4218 IF Reference Spurs (540 MHz, 200 kHz, 20 kHz )


TPC 18. ADF4218 IF Phase Noise vs. PFD Frequency


TPC 19. ADF4218 IF Phase Noise vs. Temperature ( $540 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 20. ADF4218 IF Reference Spurs vs. Temperature ( $540 \mathrm{MHz}, 200 \mathrm{kHz}, 20 \mathrm{kHz}$ )


TPC 21. ADF4218 IF Reference Spurs vs. $V_{\text {TUNE }}(900 \mathrm{MHz}$, $200 \mathrm{kHz}, 20 \mathrm{kHz})$


TPC 22. $D I_{D D}$ vs. Prescaler Output Frequency (ADF4218, RF Only)


TPC 23. $A D F 4218 A I_{D D}$ vs. Prescaler Value (RF)

## ADF4216/ADF4217/ADF4218

## CIRCUIT DESCRIPTION

## REFERENCE INPUT SECTION

The reference input stage is shown below in Figure 2. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the $\mathrm{REF}_{\text {IN }}$ pin on power-down.


Figure 2. Reference Input Stage

## IF/RF INPUT STAGE

The IF/RF input stage is shown in Figure 3. It is followed by a 2 -stage limiting amplifier to generate the CML clock levels needed for the prescaler.


Figure 3. IF/RF Input Stage

## PRESCALER

The dual modulus prescaler ( $\mathrm{P} / \mathrm{P}+1$ ), along with the A and B counters, enables the large division ratio, N , to be realized $(\mathrm{N}=\mathrm{BP}+\mathrm{A})$. This prescaler, operating at CML levels, takes the clock from the IF/RF input stage and divides it down to a manageable frequency for the CMOS A and B counters. It is based on a synchronous $4 / 5$ core.

The prescaler is selectable. On the IF side it can be set to either 8/9 (DB20 of the IF AB Counter Latch set to 0 ) or 16/17 (DB20 set to 1). On the RF side it can be set to $64 / 65$ (DB20 of the RF AB Counter Latch set to 0 ) or 32/33 (DB20 set to 1). See Tables IV and VI.

## A AND B COUNTERS

The A and B CMOS counters combine with the dual modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The devices are guaranteed to work when the prescaler output is 165 MHz or less. Typically they will work with 200 MHz output from the prescaler.

## Pulse Swallow Function

The A and B counters, in conjunction with the dual modulus prescaler make it possible to generate output frequencies which are spaced only by the Reference Frequency divided by R. The equation for the VCO frequency is as follows:

$$
f_{V C O}=[(P \times B)+A] \times f_{\text {REFIN }} / R
$$

$f_{V C O}=$ Output frequency of external voltage controlled oscillator (VCO).
$P=$ Preset modulus of dual modulus prescaler (8/9, 16/17, etc.).
$B=$ Preset Divide Ratio of binary 11-bit counter (1 to 2047).
$A=$ Preset Divide Ratio of binary 6-bit A counter (0 to 63).
$f_{\text {REFIN }}=$ Output frequency of the external reference frequency oscillator.
$R \quad=$ Preset divide ratio of binary 14-bit programmable reference counter (1 to 16383).

## R COUNTER

The 14-bit R counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed.


Figure 4. $A$ and $B$ Counters

## PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 5 is a simplified schematic.


Figure 5. PFD Simplified Schematic

## MUXOUT AND LOCK DETECT

The output multiplexer on the ADF4216 family allows the user to access various internal points on the chip. The state of MUXOUT is controlled by P3, P4, P11 and P12. See Tables III and V. Figure 6 shows the MUXOUT section in block diagram form.


Figure 6. MUXOUT Circuit

## Lock Detect

MUXOUT can be programmed for analog lock detect. The Nchannel open-drain analog lock detect should be operated with an external pull-up resistor of $10 \mathrm{k} \Omega$ nominal. When lock has been detected it is high with narrow low-going pulses.

## INPUT SHIFT REGISTER

The functional block diagram for the ADF4216 family is shown on Page 1. The main blocks include a 22 -bit input shift register, a 14 -bit R counter and an 17 -bit N counter, comprising a 6 -bit A counter and an 11-bit B counter. Data is clocked into the 22bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs DB1, DB0 as shown in the timing diagram of Figure 1. The truth table for these bits is shown in Table I.

Table I. C2, C1 Truth Table

| Control Bits |  |  |
| :--- | :--- | :--- |
| C2 | C1 | Data Latch |
| 0 | 0 | IF R Counter |
| 0 | 1 | IF AB Counter (and Prescaler Select) |
| 1 | 0 | RF R Counter |
| 1 | 1 | RF AB Counter (and Prescaler Select) |

## PROGRAM MODES

Table III and Table V show how to set up the Program Modes in the ADF4216 family. The following should be noted:

1. IF and RF Analog Lock Detect indicate when the PLL is in lock. When the loop is locked and either IF or RF Analog Lock Detect is selected, the MUXOUT pin will show a logic high with narrow low-going pulses. When the IF/RF Analog Lock Detect is chosen, the locked condition is indicated only when both IF and RF loops are locked.
2. The IF Counter Reset mode resets the R and N counters in the IF section and also puts the IF charge pump into threestate. The RF Counter Reset mode resets the R and N counters in the RF section and also puts the RF charge pump into three-state. The IF and RF Counter Reset mode does both of the above.
Upon removal of the reset bits, the N counter resumes counting in close alignment with the R counter (maximum error is one prescaler output cycle).
3. The Fastlock mode uses MUXOUT to switch a second loop filter damping resistor to ground during Fastlock operation. Activation of Fastlock occurs whenever RF CP Gain in the RF Reference counter is set to one.

## POWER-DOWN

It is possible to program the ADF4216 family for either synchronous or asynchronous power-down on either the IF or RF side.

## Synchronous IF Power-Down

Programming a " 1 " to P7 of the ADF4216 family will initiate a power-down. If P2 of the ADF4216 family has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into threeState and then complete the power-down.

## Asynchronous IF Power-Down

If P2 of the ADF4216 family has been set to "1" (three-state the IF charge pump), and P7 is subsequently set to " 1 ," then an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the IF power-down bit (P7).

## Synchronous RF Power-Down

Programming a " 1 " to P16 of the ADF4216 family will initiate a power-down. If P10 of the ADF4216 family has been set to " 0 " (normal operation), a synchronous power-down is conducted. The device will automatically put the charge pump into three-state and then complete the power-down.

## Asynchronous RF Power-Down

If P10 of the ADF4216 families has been set to " 1 " (three-state the RF charge pump), and P16 is subsequently set to " 1 ," an asynchronous power-down is conducted. The device will go into power-down on the rising edge of LE, which latches the " 1 " to the RF power-down bit (P16).
Activation of either synchronous or asynchronous power-down forces the IF/RF loop's R and N dividers to their load state conditions and the IF/RF input section is debiased to a high impedance state.
The $\mathrm{REF}_{\text {IN }}$ oscillator circuit is only disabled if both the IF and RF power-downs are set.
The input register and latches remain active and are capable of loading and latching data during all the power-down modes.
The IF/RF section of the devices will return to normal powered up operation immediately upon LE latching a " 0 " to the appropriate power-down bit.

Table II．ADF4216 Family Latch Summary

IF REFERENCE COUNTER LATCH

| $\frac{\stackrel{\text { ㄹo }}{\underline{u}}}{}$ |  |  | 2 $\frac{2}{4}$ 0 0 0 |  | $\begin{aligned} & \text { 品 } \\ & \text { n } \\ & \text { on } \end{aligned}$ | 14－BIT REFERENCE COUNTER， R |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P4 | P3 | P2 | P5 | P1 |  | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2（0） | C1（0） |

## IF AB COUNTER LATCH

|  |  | 11－BIT B COUNTER |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & \text { Qu } \\ & \text { n } \\ & \text { 上 } \end{aligned}$ | 6－BIT A COUNTER |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P7 | P6 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |  | A6 | A5 | A4 | A3 | A2 | A1 | C2（0） | C1（1） |

RF REFERENCE COUNTER LATCH

| $\begin{aligned} & \stackrel{0}{\stackrel{u}{\underset{\sim}{u}}} \end{aligned}$ | $\begin{aligned} & \text { 등 } \\ & \text { Oum } \end{aligned}$ |  | $\begin{aligned} & \text { z } \\ & \text { 心 } \\ & 0 \\ & 0 \end{aligned}$ | 을 | $\begin{aligned} & \text { 睢 } \\ & \stackrel{5}{2} \end{aligned}$ | 14－BIT REFERENCE COUNTER，R |  |  |  |  |  |  |  |  |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P4 | P3 | P2 | P5 | P1 |  | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | C2（1） | C1（0） |

RF AB COUNTER LATCH

|  |  | 11－BIT B COUNTER |  |  |  |  |  |  |  |  |  |  | 吕 | 6－BIT A COUNTER |  |  |  |  |  | CONTROL BITS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| P7 | P6 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |  | A6 | A5 | A4 | A3 | A2 | A1 | C2（1） | C1（1） |

Table III. IF Reference Counter Latch Map


Table IV. IF AB Counter Latch Map


Table V. RF Reference Counter Latch Map


Table VI. RF AB Counter Latch Map


## IF SECTION

## Programmable IF Reference (R) Counter

If control bits C2, C1 are 0,0 then the data is transferred from the input shift register to the 14 Bit IF R counter. Table III shows the input shift register data format for the IF R counter and the divide ratios possible.

## IF Phase Detector Polarity

P1 sets the IF Phase Detector Polarity. When the IF VCO characteristics are positive, this should be set to " 1 ." When they are negative, it should be set to " 0 ." See Table III.

## IF Charge Pump Three-State

P2 puts the IF charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table III.

## IF Charge Pump Currents

P5 sets the IF Charge Pump current. With P5 set to " 0 ," $\mathrm{I}_{\mathrm{CP}}$ is 1.25 mA . With P5 set to " 1, " $\mathrm{I}_{\mathrm{CP}}$ is 4.375 mA . See Table III.

## Programmable IF AB Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 0,1 , the data in the input register is used to program the IF AB counter. The AB counter consists of a 6-bit swallow counter (A counter) and 11-bit programmable counter (B counter). Table IV shows the input register data format for programming the IF AB counter and the divide ratios possible.

## IF Prescaler Value

P6 in the IF AB Counter Latch sets the IF prescaler value. Either $8 / 9$ or $16 / 17$ is available. See Table IV.

## IF Power-Down

Table III and Table V show the power-down bits in the ADF4216 family. See Power-Down section for functional description.

## RF SECTION

## Programmable RF Reference (R) Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 1,0 , the data is transferred from the input shift register to the 14 -bit RFR counter. Table V shows the input shift register data format for the RFR counter and the divide ratios possible.

## RF Phase Detector Polarity

P9 sets the IF Phase Detector Polarity. When the RF VCO characteristics are positive this should be set to " 1 ." When they are negative it should be set to " 0 ." See Table V.

## RF Charge Pump Three-State

P10 puts the RF charge pump into three-state mode when programmed to a " 1 ." It should be set to " 0 " for normal operation. See Table V.

## RF Program Modes

Table III and Table V show how to set up the Program Modes in the ADF4216 family.

## RF Charge Pump Currents <br> P13 sets the RF Charge Pump current. With P13 set to " 0 ," $\mathrm{I}_{\mathrm{CP}}$

 is 1.25 mA . With P5 set to " 1 ," $\mathrm{I}_{\mathrm{CP}}$ is 4.375 mA . See Table V.
## Programmable RF AB Counter

If control bits $\mathrm{C} 2, \mathrm{C} 1$ are 1,1 , the data in the input register is used to program the RF $\mathrm{N}(\mathrm{AB})$ counter. The AB counter consists of a 6-bit swallow counter (A Counter) and an 11-bit
programmable counter (B Counter). Table VI shows the input register data format for programming the RF N counter and the divide ratios possible.

## RF Prescaler Value

P14 in the RF AB Counter Latch sets the RF prescaler value. Either $32 / 33$ or $64 / 65$ is available. See Table VI.

## RF Power-Down

Table IV and Table VI show the power-down bits in the ADF4216 family. See Power-Down section for functional description.

## RF Fastlock

The RF CP Gain bit (P17) of the RF N register in the ADF4210 family is the Fastlock Enable Bit. Only when this is " 1 " is IF Fastlock enabled. When Fastlock is enabled, the RF CP current is set to its maximum value. Also an extra loop filter damping resistor to ground is switched in using the $\mathrm{FL}_{\mathrm{O}}$ pin, thus compensating for the change in loop characteristics while in Fastlock. Since the RF CP Gain bit is contained in the RF N Counter, only one write is needed both to program a new output frequency and to initiate Fastlock. To come out of Fastlock, the RF CP Gain bit on the RF N register must be set to "0." See Table VI.

## APPLICATIONS SECTION

## Local Oscillator for GSM Handset Receiver

Figure 7 shows the ADF4216 being used in a classic superheterodyne receiver to provide the required LOs (Local Oscillators).
In this circuit, the reference input signal is applied to the circuit at $\mathrm{REF}_{\text {IN }}$ and is being generated by a 13 MHz TCXO (Temperature Controlled Crystal Oscillator).
In order to have a channel spacing of 200 kHz (the GSM standard), the reference input must be divided by 65 , using the on-chip reference counter.
The RF output frequency range is 1050 MHz to 1085 MHz . Loop filter component values are chosen so that the loop bandwidth is 20 kHz . The synthesizer is set up for a charge pump current of 4.375 mA and the VCO sensitivity is $15.6 \mathrm{MHz} / \mathrm{V}$.

The IF output is fixed at 125 MHz . The IF loop bandwidth is chosen to be 20 kHz with a channel spacing of 200 kHz . Loop filter component values are chosen accordingly.

## Local Oscillator for WCDMA Receiver

Figure 8 shows the ADF4217 being used to generate the local oscillator frequencies for a Wideband CDMA (WCDMA) system.
The RF output range needed is 1720 MHz to 1780 MHz . The VCO190-1750T will accomplish this. Channel spacing is 200 kHz with a 20 kHz loop bandwidth. VCO sensitivity is $32 \mathrm{MHz} / \mathrm{V}$. Charge pump current of 4.375 mA is used and the desired phase margin for the loop is $45^{\circ}$.
The IF output is fixed at 200 MHz . The VCO190-200T is used. It has a sensitivity of $11.5 \mathrm{MHz} / \mathrm{V}$. Channel spacing and loop bandwidth is chosen to be the same as the RF side.

## ADF4216/ADF4217/ADF4218



Figure 7. GSM Handset Receiver Local Oscillator Using the ADF4216


Figure 8. Local Oscillator for WCDMA Receiver Using the ADF4217

## INTERFACING

The ADF4216/ADF4217/ADF4218 family has a simple SPIcompatible serial interface for writing to the device. SCLK, SDATA, and LE (Latch Enable) control the data transfer. When LE goes high, the 22 bits that have been clocked into the input register on each rising edge of SCLK will be transferred to the appropriate latch. See Figure 1 for the Timing Diagram and Table I for the Latch Truth Table.
The maximum allowable serial clock rate is 20 MHz . This means that the maximum update rate possible for the device is 909 kHz or one update every 1.1 ms . This is certainly more than adequate for systems that will have typical lock times in hundreds of microseconds.

## ADuC812 Interface

Figure 9 shows the interface between the ADF421x family and the ADuC 812 microconverter. Since the ADuC 812 is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The microconverter is set up for SPI Master Mode with CPHA $=0$. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF421x family needs a 22 -bit word. This is accomplished by writing three 8 -bit bytes from the microconverter to the device. When the third byte has been written, the LE input should be brought high to complete the transfer.
On first applying power to the ADF421x family, it requires four writes (one each to the R counter latch and the AB counter latch for both RF1 and RF2 side) for the output to become active.
When operating in the mode described, the maximum SCLOCK rate of the ADuC 812 is 4 MHz . This means that the maximum rate at which the output frequency can be changed will be about 180 kHz .


Figure 9. ADuC812 to ADF421x Family Interface

## ADSP-2181 Interface

Figure 10 shows the interface between the ADF421x family and the ADSP-21xx Digital Signal Processor. As previously noted, the ADF421x family needs a 22-bit serial word for each latch write. The easiest way to accomplish this using the ADSP-21xx family is to use the Autobuffered Transmit Mode of operation with Alternate Framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for eight bits and use three memory locations for each 22-bit word. To program each 22-bit latch, store the three 8 -bit bytes, enable the Autobuffered mode and then write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.


Figure 10. ADSP-21xx to ADF421x Family Interface

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

Thin Shrink Small Outline Package (TSSOP) (RU-20)



[^0]:    NOTES
    ${ }^{1}$ Operating temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
    ${ }^{2}$ The B Chip specifications are given as typical values.
    ${ }^{3}$ This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the $\mathrm{IF} / \mathrm{RF}$ input is divided down to a frequency that is less than this value.
    ${ }^{4} \mathrm{~V}_{\mathrm{DD}} 1=\mathrm{V}_{\mathrm{DD}} 2=3 \mathrm{~V}$; For $\mathrm{V}_{\mathrm{DD}} 1=\mathrm{V}_{\mathrm{DD}} 2=5 \mathrm{~V}$, use CMOS-compatible levels.
    ${ }^{5}$ Guaranteed by design. Sample tested to ensure compliance.
    ${ }^{6} \mathrm{P}=16 ; \mathrm{RF}_{\mathrm{IN}}=900 \mathrm{MHz} ; \mathrm{IF}_{\mathrm{IN}}=540 \mathrm{MHz}$.
    ${ }^{7}$ The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting $20 \operatorname{logN}$ (where N is the N divider value).
    ${ }^{8}$ The phase noise is measured with the EVAL-ADF421XEB1 Evaluation Board and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REFIN for the synthesizer $\left(\mathrm{f}_{\text {REFOUT }}=10 \mathrm{MHz} @ 0 \mathrm{dBm}\right)$.
    ${ }^{9} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{IF}}=540 \mathrm{MHz} ; \mathrm{N}=2700 ;$ Loop $\mathrm{B} / \mathrm{W}=20 \mathrm{kHz}$.
    ${ }^{10} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz} ; \mathrm{N}=4500 ;$ Loop $\mathrm{B} / \mathrm{W}=20 \mathrm{kHz}$.
    ${ }^{11} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=30 \mathrm{kHz}$; Offset frequency $=300 \mathrm{~Hz} ; \mathrm{f}_{\mathrm{RF}}=836 \mathrm{MHz} ; \mathrm{N}=27867$; Loop $\mathrm{B} / \mathrm{W}=3 \mathrm{kHz}$.
    ${ }^{12} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz}$; Offset frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=1750 \mathrm{MHz} ; \mathrm{N}=8750 ;$ Loop $\mathrm{B} / \mathrm{W}=20 \mathrm{kHz}$.
    ${ }^{13} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=10 \mathrm{kHz} ;$ Offset frequency $=200 \mathrm{~Hz} ; \mathrm{f}_{\mathrm{RF}}=1750 \mathrm{MHz} ; \mathrm{N}=175000 ;$ Loop $\mathrm{B} / \mathrm{W}=1 \mathrm{kHz}$.
    ${ }^{14} \mathrm{f}_{\text {REFIN }}=10 \mathrm{MHz} ; \mathrm{f}_{\text {PFD }}=200 \mathrm{kHz} ;$ Offset frequency $=1 \mathrm{kHz} ; \mathrm{f}_{\mathrm{RF}}=1960 \mathrm{MHz} ; \mathrm{N}=9800 ;$ Loop $\mathrm{B} / \mathrm{W}=20 \mathrm{kHz}$.
    Specifications subject to change without notice.

